Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 | [ { "PublicDescription": "Demand Data Read requests that hit L2 cache.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT", "SampleAfterValue": "200003", "BriefDescription": "Demand Data Read requests that hit L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts any demand and L1 HW prefetch data load requests to L2.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x3", "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", "SampleAfterValue": "200003", "BriefDescription": "Demand Data Read requests", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "RFO requests that hit L2 cache.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "L2_RQSTS.RFO_HIT", "SampleAfterValue": "200003", "BriefDescription": "RFO requests that hit L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts the number of store RFO requests that miss the L2 cache.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "L2_RQSTS.RFO_MISS", "SampleAfterValue": "200003", "BriefDescription": "RFO requests that miss L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts all L2 store RFO requests.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0xc", "EventName": "L2_RQSTS.ALL_RFO", "SampleAfterValue": "200003", "BriefDescription": "RFO requests to L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Number of instruction fetches that hit the L2 cache.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x10", "EventName": "L2_RQSTS.CODE_RD_HIT", "SampleAfterValue": "200003", "BriefDescription": "L2 cache hits when fetching instructions, code reads.", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Number of instruction fetches that missed the L2 cache.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x20", "EventName": "L2_RQSTS.CODE_RD_MISS", "SampleAfterValue": "200003", "BriefDescription": "L2 cache misses when fetching instructions", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts all L2 code requests.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x30", "EventName": "L2_RQSTS.ALL_CODE_RD", "SampleAfterValue": "200003", "BriefDescription": "L2 code requests", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts all L2 HW prefetcher requests that hit L2.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x40", "EventName": "L2_RQSTS.PF_HIT", "SampleAfterValue": "200003", "BriefDescription": "Requests from the L2 hardware prefetchers that hit L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts all L2 HW prefetcher requests that missed L2.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0x80", "EventName": "L2_RQSTS.PF_MISS", "SampleAfterValue": "200003", "BriefDescription": "Requests from the L2 hardware prefetchers that miss L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts all L2 HW prefetcher requests.", "EventCode": "0x24", "Counter": "0,1,2,3", "UMask": "0xc0", "EventName": "L2_RQSTS.ALL_PF", "SampleAfterValue": "200003", "BriefDescription": "Requests from L2 hardware prefetchers", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "RFOs that miss cache lines.", "EventCode": "0x27", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_STORE_LOCK_RQSTS.MISS", "SampleAfterValue": "200003", "BriefDescription": "RFOs that miss cache lines", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "RFOs that hit cache lines in M state.", "EventCode": "0x27", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "L2_STORE_LOCK_RQSTS.HIT_M", "SampleAfterValue": "200003", "BriefDescription": "RFOs that hit cache lines in M state", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "RFOs that access cache lines in any state.", "EventCode": "0x27", "Counter": "0,1,2,3", "UMask": "0xf", "EventName": "L2_STORE_LOCK_RQSTS.ALL", "SampleAfterValue": "200003", "BriefDescription": "RFOs that access cache lines in any state", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Not rejected writebacks that missed LLC.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_L1D_WB_RQSTS.MISS", "SampleAfterValue": "200003", "BriefDescription": "Count the number of modified Lines evicted from L1 and missed L2. (Non-rejected WBs from the DCU.)", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Not rejected writebacks from L1D to L2 cache lines in E state.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "L2_L1D_WB_RQSTS.HIT_E", "SampleAfterValue": "200003", "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in E state", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Not rejected writebacks from L1D to L2 cache lines in M state.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "L2_L1D_WB_RQSTS.HIT_M", "SampleAfterValue": "200003", "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in M state", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0xf", "EventName": "L2_L1D_WB_RQSTS.ALL", "SampleAfterValue": "200003", "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in any state.", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "This event counts each cache miss condition for references to the last level cache.", "EventCode": "0x2E", "Counter": "0,1,2,3", "UMask": "0x41", "EventName": "LONGEST_LAT_CACHE.MISS", "SampleAfterValue": "100003", "BriefDescription": "Core-originated cacheable demand requests missed LLC", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "This event counts requests originating from the core that reference a cache line in the last level cache.", "EventCode": "0x2E", "Counter": "0,1,2,3", "UMask": "0x4f", "EventName": "LONGEST_LAT_CACHE.REFERENCE", "SampleAfterValue": "100003", "BriefDescription": "Core-originated cacheable demand requests that refer to LLC", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Increments the number of outstanding L1D misses every cycle. Set Cmask = 1 and Edge =1 to count occurrences.", "EventCode": "0x48", "Counter": "2", "UMask": "0x1", "EventName": "L1D_PEND_MISS.PENDING", "SampleAfterValue": "2000003", "BriefDescription": "L1D miss oustandings duration in cycles", "CounterHTOff": "2" }, { "EventCode": "0x48", "Counter": "2", "UMask": "0x1", "EventName": "L1D_PEND_MISS.PENDING_CYCLES", "SampleAfterValue": "2000003", "BriefDescription": "Cycles with L1D load Misses outstanding.", "CounterMask": "1", "CounterHTOff": "2" }, { "PublicDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", "EventCode": "0x48", "Counter": "2", "UMask": "0x1", "AnyThread": "1", "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY", "SampleAfterValue": "2000003", "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core", "CounterMask": "1", "CounterHTOff": "2" }, { "PublicDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability.", "EventCode": "0x48", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "L1D_PEND_MISS.FB_FULL", "SampleAfterValue": "2000003", "BriefDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability", "CounterMask": "1", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Counts the number of lines brought into the L1 data cache.", "EventCode": "0x51", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L1D.REPLACEMENT", "SampleAfterValue": "2000003", "BriefDescription": "L1D data line replacements", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding Demand Data Read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD", "SampleAfterValue": "2000003", "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore", "CounterMask": "1", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6", "SampleAfterValue": "2000003", "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue", "CounterMask": "6", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding Demand Code Read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_CODE_RD", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle", "CounterMask": "1", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding RFO store transactions in SQ to uncore. Set Cmask=1 to count cycles.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle", "CounterMask": "1", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Offcore outstanding cacheable data read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD", "SampleAfterValue": "2000003", "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "EventCode": "0x60", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD", "SampleAfterValue": "2000003", "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore", "CounterMask": "1", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Cycles in which the L1D is locked.", "EventCode": "0x63", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "LOCK_CYCLES.CACHE_LOCK_DURATION", "SampleAfterValue": "2000003", "BriefDescription": "Cycles when L1D is locked", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Demand data read requests sent to uncore.", "EventCode": "0xB0", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD", "SampleAfterValue": "100003", "BriefDescription": "Demand Data Read requests sent to uncore", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Demand code read requests sent to uncore.", "EventCode": "0xB0", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD", "SampleAfterValue": "100003", "BriefDescription": "Cacheable and noncachaeble code read requests", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Demand RFO read requests sent to uncore, including regular RFOs, locks, ItoM.", "EventCode": "0xB0", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "OFFCORE_REQUESTS.DEMAND_RFO", "SampleAfterValue": "100003", "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Data read requests sent to uncore (demand and prefetch).", "EventCode": "0xB0", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD", "SampleAfterValue": "100003", "BriefDescription": "Demand and prefetch data reads", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Cases when offcore requests buffer cannot take more entries for core.", "EventCode": "0xB2", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL", "SampleAfterValue": "2000003", "BriefDescription": "Cases when offcore requests buffer cannot take more entries for core", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x11", "EventName": "MEM_UOPS_RETIRED.STLB_MISS_LOADS", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops that miss the STLB. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x12", "EventName": "MEM_UOPS_RETIRED.STLB_MISS_STORES", "SampleAfterValue": "100003", "BriefDescription": "Retired store uops that miss the STLB. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x21", "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS", "SampleAfterValue": "100007", "BriefDescription": "Retired load uops with locked access. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x41", "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops that split across a cacheline boundary. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x42", "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES", "SampleAfterValue": "100003", "BriefDescription": "Retired store uops that split across a cacheline boundary. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x81", "EventName": "MEM_UOPS_RETIRED.ALL_LOADS", "SampleAfterValue": "2000003", "BriefDescription": "All retired load uops. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD0", "Counter": "0,1,2,3", "UMask": "0x82", "EventName": "MEM_UOPS_RETIRED.ALL_STORES", "SampleAfterValue": "2000003", "BriefDescription": "All retired store uops. (Precise Event)", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT", "SampleAfterValue": "2000003", "BriefDescription": "Retired load uops with L1 cache hits as data sources.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops with L2 cache hits as data sources.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "MEM_LOAD_UOPS_RETIRED.LLC_HIT", "SampleAfterValue": "50021", "BriefDescription": "Retired load uops which data sources were data hits in LLC without snoops required.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "MEM_LOAD_UOPS_RETIRED.L1_MISS", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops which data sources following L1 data-cache miss.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x10", "EventName": "MEM_LOAD_UOPS_RETIRED.L2_MISS", "SampleAfterValue": "50021", "BriefDescription": "Retired load uops with L2 cache misses as data sources.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x20", "EventName": "MEM_LOAD_UOPS_RETIRED.LLC_MISS", "SampleAfterValue": "100007", "BriefDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD1", "Counter": "0,1,2,3", "UMask": "0x40", "EventName": "MEM_LOAD_UOPS_RETIRED.HIT_LFB", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD2", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_MISS", "SampleAfterValue": "20011", "BriefDescription": "Retired load uops which data sources were LLC hit and cross-core snoop missed in on-pkg core cache.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD2", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HIT", "SampleAfterValue": "20011", "BriefDescription": "Retired load uops which data sources were LLC and cross-core snoop hits in on-pkg core cache.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD2", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HITM", "SampleAfterValue": "20011", "BriefDescription": "Retired load uops which data sources were HitM responses from shared LLC.", "CounterHTOff": "0,1,2,3" }, { "PEBS": "1", "EventCode": "0xD2", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_NONE", "SampleAfterValue": "100003", "BriefDescription": "Retired load uops which data sources were hits in LLC without snoops required.", "CounterHTOff": "0,1,2,3" }, { "PublicDescription": "Retired load uops whose data source was local memory (cross-socket snoop not needed or missed).", "EventCode": "0xD3", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "MEM_LOAD_UOPS_LLC_MISS_RETIRED.LOCAL_DRAM", "SampleAfterValue": "100007", "BriefDescription": "Retired load uops which data sources missed LLC but serviced from local dram.", "CounterHTOff": "0,1,2,3" }, { "PublicDescription": "Demand Data Read requests that access L2 cache.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_TRANS.DEMAND_DATA_RD", "SampleAfterValue": "200003", "BriefDescription": "Demand Data Read requests that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "RFO requests that access L2 cache.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "L2_TRANS.RFO", "SampleAfterValue": "200003", "BriefDescription": "RFO requests that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 cache accesses when fetching instructions.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "L2_TRANS.CODE_RD", "SampleAfterValue": "200003", "BriefDescription": "L2 cache accesses when fetching instructions", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Any MLC or LLC HW prefetch accessing L2, including rejects.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "L2_TRANS.ALL_PF", "SampleAfterValue": "200003", "BriefDescription": "L2 or LLC HW prefetches that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L1D writebacks that access L2 cache.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x10", "EventName": "L2_TRANS.L1D_WB", "SampleAfterValue": "200003", "BriefDescription": "L1D writebacks that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 fill requests that access L2 cache.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x20", "EventName": "L2_TRANS.L2_FILL", "SampleAfterValue": "200003", "BriefDescription": "L2 fill requests that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 writebacks that access L2 cache.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x40", "EventName": "L2_TRANS.L2_WB", "SampleAfterValue": "200003", "BriefDescription": "L2 writebacks that access L2 cache", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Transactions accessing L2 pipe.", "EventCode": "0xF0", "Counter": "0,1,2,3", "UMask": "0x80", "EventName": "L2_TRANS.ALL_REQUESTS", "SampleAfterValue": "200003", "BriefDescription": "Transactions accessing L2 pipe", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 cache lines in I state filling L2.", "EventCode": "0xF1", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_LINES_IN.I", "SampleAfterValue": "100003", "BriefDescription": "L2 cache lines in I state filling L2", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 cache lines in S state filling L2.", "EventCode": "0xF1", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "L2_LINES_IN.S", "SampleAfterValue": "100003", "BriefDescription": "L2 cache lines in S state filling L2", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 cache lines in E state filling L2.", "EventCode": "0xF1", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "L2_LINES_IN.E", "SampleAfterValue": "100003", "BriefDescription": "L2 cache lines in E state filling L2", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "L2 cache lines filling L2.", "EventCode": "0xF1", "Counter": "0,1,2,3", "UMask": "0x7", "EventName": "L2_LINES_IN.ALL", "SampleAfterValue": "100003", "BriefDescription": "L2 cache lines filling L2", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Clean L2 cache lines evicted by demand.", "EventCode": "0xF2", "Counter": "0,1,2,3", "UMask": "0x1", "EventName": "L2_LINES_OUT.DEMAND_CLEAN", "SampleAfterValue": "100003", "BriefDescription": "Clean L2 cache lines evicted by demand", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Dirty L2 cache lines evicted by demand.", "EventCode": "0xF2", "Counter": "0,1,2,3", "UMask": "0x2", "EventName": "L2_LINES_OUT.DEMAND_DIRTY", "SampleAfterValue": "100003", "BriefDescription": "Dirty L2 cache lines evicted by demand", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Clean L2 cache lines evicted by the MLC prefetcher.", "EventCode": "0xF2", "Counter": "0,1,2,3", "UMask": "0x4", "EventName": "L2_LINES_OUT.PF_CLEAN", "SampleAfterValue": "100003", "BriefDescription": "Clean L2 cache lines evicted by L2 prefetch", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Dirty L2 cache lines evicted by the MLC prefetcher.", "EventCode": "0xF2", "Counter": "0,1,2,3", "UMask": "0x8", "EventName": "L2_LINES_OUT.PF_DIRTY", "SampleAfterValue": "100003", "BriefDescription": "Dirty L2 cache lines evicted by L2 prefetch", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "PublicDescription": "Dirty L2 cache lines filling the L2.", "EventCode": "0xF2", "Counter": "0,1,2,3", "UMask": "0xa", "EventName": "L2_LINES_OUT.DIRTY_ALL", "SampleAfterValue": "100003", "BriefDescription": "Dirty L2 cache lines filling the L2", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "EventCode": "0xF4", "Counter": "0,1,2,3", "UMask": "0x10", "EventName": "SQ_MISC.SPLIT_LOCK", "SampleAfterValue": "100003", "BriefDescription": "Split locks in SQ", "CounterHTOff": "0,1,2,3,4,5,6,7" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0244", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand & prefetch code reads that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0244", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand & prefetch code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0091", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand & prefetch data reads that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x4003c0091", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10003c0091", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HITM_OTHER_CORE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0091", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0122", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand & prefetch RFOs that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0122", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10008", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.COREWB.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all writebacks from the core to the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0004", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand code reads that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0004", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0001", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand data reads that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x4003c0001", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10003c0001", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HITM_OTHER_CORE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0001", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x3f803c0002", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand data writes (RFOs) that hit in the LLC", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10003c0002", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.HITM_OTHER_CORE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x1003c0002", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.NO_SNOOP_NEEDED", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x18000", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.OTHER.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts miscellaneous accesses that include port i/o, MMIO and uncacheable memory accesses. It also includes L2 hints sent to LLC to keep a line from being evicted out of the core caches", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10400", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.SPLIT_LOCK_UC_LOCK.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts requests where the address of an atomic lock instruction spans a cache line boundary or the lock instruction is executed on uncacheable address", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x10800", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.STREAMING_STORES.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts non-temporal stores", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x00010001", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand data reads", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x00010002", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand rfo's", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x00010004", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand code reads", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x000105B3", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand & prefetch data reads", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x00010122", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_RFO.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all demand & prefetch prefetch RFOs", "CounterHTOff": "0,1,2,3" }, { "EventCode": "0xB7, 0xBB", "MSRValue": "0x000107F7", "Counter": "0,1,2,3", "UMask": "0x1", "Offcore": "1", "EventName": "OFFCORE_RESPONSE.ALL_READS.ANY_RESPONSE", "MSRIndex": "0x1a6,0x1a7", "SampleAfterValue": "100003", "BriefDescription": "Counts all data/code/rfo references (demand & prefetch)", "CounterHTOff": "0,1,2,3" } ] |