Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 | [ { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core. Software can use this event as the denominator for the top-level metrics of the Top-down Microarchitecture Analysis method. This event is counted on a designated fixed counter (Fixed Counter 3) and is an architectural event.", "Counter": "35", "UMask": "0x4", "PEBScounters": "35", "EventName": "TOPDOWN.SLOTS", "SampleAfterValue": "10000003", "BriefDescription": "Counts the number of available slots for an unhalted logical processor." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts Core cycles where the core was running with power-delivery for baseline license level 0. This includes non-AVX codes, SSE, AVX 128-bit, and low-current AVX 256-bit codes.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x7", "PEBScounters": "0,1,2,3", "EventName": "CORE_POWER.LVL0_TURBO_LICENSE", "SampleAfterValue": "200003", "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the Non-AVX turbo schedule." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts Core cycles where the core was running with power-delivery for license level 1. This includes high current AVX 256-bit instructions as well as low current AVX 512-bit instructions.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x18", "PEBScounters": "0,1,2,3", "EventName": "CORE_POWER.LVL1_TURBO_LICENSE", "SampleAfterValue": "200003", "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX2 turbo schedule." }, { "CollectPEBSRecord": "2", "PublicDescription": "Core cycles where the core was running with power-delivery for license level 2 (introduced in Skylake Server microarchtecture). This includes high current AVX 512-bit instructions.", "EventCode": "0x28", "Counter": "0,1,2,3", "UMask": "0x20", "PEBScounters": "0,1,2,3", "EventName": "CORE_POWER.LVL2_TURBO_LICENSE", "SampleAfterValue": "200003", "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX512 turbo schedule." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of PREFETCHNTA instructions executed.", "EventCode": "0x32", "Counter": "0,1,2,3", "UMask": "0x1", "PEBScounters": "0,1,2,3", "EventName": "SW_PREFETCH_ACCESS.NTA", "SampleAfterValue": "2000003", "BriefDescription": "Number of PREFETCHNTA instructions executed." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of PREFETCHT0 instructions executed.", "EventCode": "0x32", "Counter": "0,1,2,3", "UMask": "0x2", "PEBScounters": "0,1,2,3", "EventName": "SW_PREFETCH_ACCESS.T0", "SampleAfterValue": "2000003", "BriefDescription": "Number of PREFETCHT0 instructions executed." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of PREFETCHT1 or PREFETCHT2 instructions executed.", "EventCode": "0x32", "Counter": "0,1,2,3", "UMask": "0x4", "PEBScounters": "0,1,2,3", "EventName": "SW_PREFETCH_ACCESS.T1_T2", "SampleAfterValue": "2000003", "BriefDescription": "Number of PREFETCHT1 or PREFETCHT2 instructions executed." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of PREFETCHW instructions executed.", "EventCode": "0x32", "Counter": "0,1,2,3", "UMask": "0x8", "PEBScounters": "0,1,2,3", "EventName": "SW_PREFETCH_ACCESS.PREFETCHW", "SampleAfterValue": "2000003", "BriefDescription": "Number of PREFETCHW instructions executed." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core.", "EventCode": "0xa4", "Counter": "0,1,2,3,4,5,6,7", "UMask": "0x1", "PEBScounters": "0,1,2,3,4,5,6,7", "EventName": "TOPDOWN.SLOTS_P", "SampleAfterValue": "10000003", "BriefDescription": "Counts the number of available slots for an unhalted logical processor." }, { "CollectPEBSRecord": "2", "EventCode": "0xA4", "Counter": "0,1,2,3,4,5,6,7", "UMask": "0x2", "PEBScounters": "0,1,2,3,4,5,6,7", "EventName": "TOPDOWN.BACKEND_BOUND_SLOTS", "SampleAfterValue": "10000003", "BriefDescription": "Issue slots where no uops were being issued due to lack of back end resources." }, { "CollectPEBSRecord": "2", "PublicDescription": "Counts the number of occurrences where a microcode assist is invoked by hardware Examples include AD (page Access Dirty), FP and AVX related assists.", "EventCode": "0xc1", "Counter": "0,1,2,3,4,5,6,7", "UMask": "0x7", "PEBScounters": "0,1,2,3,4,5,6,7", "EventName": "ASSISTS.ANY", "SampleAfterValue": "100003", "BriefDescription": "Number of occurrences where a microcode assist is invoked by hardware." } ] |