Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 | /* fuc microcode for gf100 PGRAPH/GPC * * Copyright 2011 Red Hat Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: Ben Skeggs */ /* TODO * - bracket certain functions with scratch writes, useful for debugging * - watchdog timer around ctx operations */ #ifdef INCLUDE_DATA gpc_mmio_list_head: .b32 #mmio_list_base gpc_mmio_list_tail: tpc_mmio_list_head: .b32 #mmio_list_base tpc_mmio_list_tail: unk_mmio_list_head: .b32 #mmio_list_base unk_mmio_list_tail: .b32 #mmio_list_base gpc_id: .b32 0 tpc_count: .b32 0 tpc_mask: .b32 0 #if NV_PGRAPH_GPCX_UNK__SIZE > 0 unk_count: .b32 0 unk_mask: .b32 0 #endif cmd_queue: queue_init mmio_list_base: #endif #ifdef INCLUDE_CODE #define gpc_addr(reg,addr) /* */ imm32(reg,addr) /* */ or reg NV_PGRAPH_GPCX_GPCCS_MMIO_CTRL_BASE_ENABLE #define gpc_wr32(addr,reg) /* */ gpc_addr($r14,addr) /* */ mov b32 $r15 reg /* */ call(nv_wr32) // reports an exception to the host // // In: $r15 error code (see os.h) // error: push $r14 nv_wr32(NV_PGRAPH_FECS_CC_SCRATCH_VAL(5), $r15) mov $r15 1 nv_wr32(NV_PGRAPH_FECS_INTR_UP_SET, $r15) pop $r14 ret #if CHIPSET >= GM107 tpc_strand_wait: push $r9 trace_set(T_STRTPC) tpc_strand_busy: nv_iord($r9, NV_PGRAPH_GPCX_GPCCS_TPC_STATUS, 0) bra b32 $r9 0x0 ne #tpc_strand_busy trace_clr(T_STRTPC) pop $r9 ret #define tpc_strand_wait() call(tpc_strand_wait) #define tpc_strand_enable() /* */ mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_CMD_ENABLE /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_CMD, $r15) /* */ tpc_strand_wait() #define tpc_strand_disable() /* */ mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_CMD_DISABLE /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_CMD, $r15) /* */ tpc_strand_wait() #define tpc_strand_seek(p) /* */ mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_INDEX_ALL /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_INDEX, $r15) /* */ mov $r15 p /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_SELECT, $r15) /* */ mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_CMD_SEEK /* */ tpc_strand_wait() #define tpc_strand_info(m) /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_CMD, $r15) /* */ mov $r15 m /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_DATA, $r15) /* */ mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_CMD_GET_INFO /* */ gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_CMD, $r15) /* */ tpc_strand_wait() #endif // GPC fuc initialisation, executed by triggering ucode start, will // fall through to main loop after completion. // // Input: // CC_SCRATCH[1]: context base // // Output: // CC_SCRATCH[0]: // 31:31: set to signal completion // CC_SCRATCH[1]: // 31:0: GPC context size // init: clear b32 $r0 // setup stack nv_iord($r1, NV_PGRAPH_GPCX_GPCCS_CAPS, 0) extr $r1 $r1 9:17 shl b32 $r1 8 mov $sp $r1 // enable fifo access mov $r2 NV_PGRAPH_GPCX_GPCCS_ACCESS_FIFO nv_iowr(NV_PGRAPH_GPCX_GPCCS_ACCESS, 0, $r2) // setup i0 handler, and route all interrupts to it mov $r1 #ih mov $iv0 $r1 nv_iowr(NV_PGRAPH_GPCX_GPCCS_INTR_ROUTE, 0, $r0) // enable fifo interrupt mov $r2 NV_PGRAPH_GPCX_GPCCS_INTR_EN_SET_FIFO nv_iowr(NV_PGRAPH_GPCX_GPCCS_INTR_EN_SET, 0, $r2) // enable interrupts bset $flags ie0 // how many TPCs do we have? nv_iord($r2, NV_PGRAPH_GPCX_GPCCS_UNITS, 0) mov $r3 1 and $r2 0x1f shl b32 $r3 $r2 sub b32 $r3 1 st b32 D[$r0 + #tpc_count] $r2 st b32 D[$r0 + #tpc_mask] $r3 // determine which GPC we are, setup (optional) mmio access offset nv_iord($r2, NV_PGRAPH_GPCX_GPCCS_MYINDEX, 0) st b32 D[$r0 + #gpc_id] $r2 shl b32 $r2 15 nv_iowr(NV_PGRAPH_GPCX_GPCCS_MMIO_BASE, 0, $r2) #if NV_PGRAPH_GPCX_UNK__SIZE > 0 // figure out which, and how many, UNKs are actually present gpc_addr($r14, 0x500c30) clear b32 $r2 clear b32 $r3 clear b32 $r4 init_unk_loop: call(nv_rd32) cmp b32 $r15 0 bra z #init_unk_next mov $r15 1 shl b32 $r15 $r2 or $r4 $r15 add b32 $r3 1 init_unk_next: add b32 $r2 1 add b32 $r14 4 cmp b32 $r2 NV_PGRAPH_GPCX_UNK__SIZE bra ne #init_unk_loop init_unk_done: st b32 D[$r0 + #unk_count] $r3 st b32 D[$r0 + #unk_mask] $r4 #endif // initialise context base, and size tracking nv_iord($r2, NV_PGRAPH_GPCX_GPCCS_CC_SCRATCH_VAL(1), 0) clear b32 $r3 // track GPC context size here // set mmctx base addresses now so we don't have to do it later, // they don't currently ever change shr b32 $r5 $r2 8 nv_iowr(NV_PGRAPH_GPCX_GPCCS_MMCTX_SAVE_SWBASE, 0, $r5) nv_iowr(NV_PGRAPH_GPCX_GPCCS_MMCTX_LOAD_SWBASE, 0, $r5) // calculate GPC mmio context size ld b32 $r14 D[$r0 + #gpc_mmio_list_head] ld b32 $r15 D[$r0 + #gpc_mmio_list_tail] call(mmctx_size) add b32 $r2 $r15 add b32 $r3 $r15 // calculate per-TPC mmio context size ld b32 $r14 D[$r0 + #tpc_mmio_list_head] ld b32 $r15 D[$r0 + #tpc_mmio_list_tail] call(mmctx_size) ld b32 $r14 D[$r0 + #tpc_count] mulu $r14 $r15 add b32 $r2 $r14 add b32 $r3 $r14 #if NV_PGRAPH_GPCX_UNK__SIZE > 0 // calculate per-UNK mmio context size ld b32 $r14 D[$r0 + #unk_mmio_list_head] ld b32 $r15 D[$r0 + #unk_mmio_list_tail] call(mmctx_size) ld b32 $r14 D[$r0 + #unk_count] mulu $r14 $r15 add b32 $r2 $r14 add b32 $r3 $r14 #endif // round up base/size to 256 byte boundary (for strand SWBASE) shr b32 $r3 2 nv_iowr(NV_PGRAPH_GPCX_GPCCS_MMCTX_LOAD_COUNT, 0, $r3) // wtf for?! shr b32 $r2 8 shr b32 $r3 6 add b32 $r2 1 add b32 $r3 1 shl b32 $r2 8 shl b32 $r3 8 // calculate size of strand context data mov b32 $r15 $r2 call(strand_ctx_init) add b32 $r2 $r15 add b32 $r3 $r15 #if CHIPSET >= GM107 // calculate size of tpc strand context data mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_INDEX_ALL gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_INDEX, $r15) tpc_strand_enable(); tpc_strand_seek(0); tpc_strand_info(-1); ld b32 $r4 D[$r0 + #tpc_count] gpc_addr($r5, NV_PGRAPH_GPC0_TPC0) tpc_strand_init_tpc_loop: add b32 $r14 $r5 NV_TPC_STRAND_CNT call(nv_rd32) mov b32 $r6 $r15 clear b32 $r7 tpc_strand_init_idx_loop: add b32 $r14 $r5 NV_TPC_STRAND_INDEX mov b32 $r15 $r7 call(nv_wr32) add b32 $r14 $r5 NV_TPC_STRAND_SAVE_SWBASE shr b32 $r15 $r2 8 call(nv_wr32) add b32 $r14 $r5 NV_TPC_STRAND_LOAD_SWBASE shr b32 $r15 $r2 8 call(nv_wr32) add b32 $r14 $r5 NV_TPC_STRAND_WORDS call(nv_rd32) shr b32 $r15 6 add b32 $r15 1 shl b32 $r15 8 add b32 $r2 $r15 add b32 $r3 $r15 add b32 $r7 1 sub b32 $r6 1 bra nz #tpc_strand_init_idx_loop add b32 $r5 NV_PGRAPH_GPC0_TPC0__SIZE sub b32 $r4 1 bra nz #tpc_strand_init_tpc_loop mov $r15 NV_PGRAPH_GPC0_TPCX_STRAND_INDEX_ALL gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_INDEX, $r15) tpc_strand_disable(); #endif // save context size, and tell HUB we're done nv_iowr(NV_PGRAPH_GPCX_GPCCS_CC_SCRATCH_VAL(1), 0, $r3) clear b32 $r2 bset $r2 31 nv_iowr(NV_PGRAPH_GPCX_GPCCS_CC_SCRATCH_SET(0), 0, $r2) // Main program loop, very simple, sleeps until woken up by the interrupt // handler, pulls a command from the queue and executes its handler // wait: sleep $p0 bset $flags $p0 main: mov $r13 #cmd_queue call(queue_get) bra $p1 #wait // 0x0000-0x0003 are all context transfers cmpu b32 $r14 0x04 bra nc #main_not_ctx_xfer // fetch $flags and mask off $p1/$p2 mov $r1 $flags mov $r2 0x0006 not b32 $r2 and $r1 $r2 // set $p1/$p2 according to transfer type shl b32 $r14 1 or $r1 $r14 mov $flags $r1 // transfer context data call(ctx_xfer) bra #main main_not_ctx_xfer: shl b32 $r15 $r14 16 or $r15 E_BAD_COMMAND call(error) bra #main // interrupt handler ih: push $r0 push $r8 mov $r8 $flags push $r8 push $r9 push $r10 push $r11 push $r13 push $r14 push $r15 clear b32 $r0 // incoming fifo command? nv_iord($r10, NV_PGRAPH_GPCX_GPCCS_INTR, 0) and $r11 $r10 NV_PGRAPH_GPCX_GPCCS_INTR_FIFO bra e #ih_no_fifo // queue incoming fifo command for later processing mov $r13 #cmd_queue nv_iord($r14, NV_PGRAPH_GPCX_GPCCS_FIFO_CMD, 0) nv_iord($r15, NV_PGRAPH_GPCX_GPCCS_FIFO_DATA, 0) call(queue_put) mov $r14 1 nv_iowr(NV_PGRAPH_GPCX_GPCCS_FIFO_ACK, 0, $r14) // ack, and wake up main() ih_no_fifo: nv_iowr(NV_PGRAPH_GPCX_GPCCS_INTR_ACK, 0, $r10) pop $r15 pop $r14 pop $r13 pop $r11 pop $r10 pop $r9 pop $r8 mov $flags $r8 pop $r8 pop $r0 bclr $flags $p0 iret // Set this GPC's bit in HUB_BAR, used to signal completion of various // activities to the HUB fuc // hub_barrier_done: mov $r15 1 ld b32 $r14 D[$r0 + #gpc_id] shl b32 $r15 $r14 nv_wr32(0x409418, $r15) // 0x409418 - HUB_BAR_SET ret // Disables various things, waits a bit, and re-enables them.. // // Not sure how exactly this helps, perhaps "ENABLE" is not such a // good description for the bits we turn off? Anyways, without this, // funny things happen. // ctx_redswitch: mov $r15 NV_PGRAPH_GPCX_GPCCS_RED_SWITCH_POWER nv_iowr(NV_PGRAPH_GPCX_GPCCS_RED_SWITCH, 0, $r15) mov $r14 8 ctx_redswitch_delay: sub b32 $r14 1 bra ne #ctx_redswitch_delay or $r15 NV_PGRAPH_GPCX_GPCCS_RED_SWITCH_UNK11 or $r15 NV_PGRAPH_GPCX_GPCCS_RED_SWITCH_ENABLE nv_iowr(NV_PGRAPH_GPCX_GPCCS_RED_SWITCH, 0, $r15) ret // Transfer GPC context data between GPU and storage area // // In: $r15 context base address // $p1 clear on save, set on load // $p2 set if opposite direction done/will be done, so: // on save it means: "a load will follow this save" // on load it means: "a save preceeded this load" // ctx_xfer: // set context base address nv_iowr(NV_PGRAPH_GPCX_GPCCS_MEM_BASE, 0, $r15) #if CHIPSET >= GM107 gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_MEM_BASE, $r15) #endif bra not $p1 #ctx_xfer_not_load call(ctx_redswitch) ctx_xfer_not_load: // strands call(strand_pre) clear b32 $r2 nv_iowr(NV_PGRAPH_GPCX_GPCCS_STRAND_SELECT, 0x3f, $r2) xbit $r2 $flags $p1 // SAVE/LOAD add b32 $r2 NV_PGRAPH_GPCX_GPCCS_STRAND_CMD_SAVE nv_iowr(NV_PGRAPH_GPCX_GPCCS_STRAND_CMD, 0x3f, $r2) #if CHIPSET >= GM107 tpc_strand_enable(); tpc_strand_seek(0); xbit $r15 $flags $p1 // SAVE/LOAD add b32 $r15 NV_PGRAPH_GPC0_TPCX_STRAND_CMD_SAVE gpc_wr32(NV_PGRAPH_GPC0_TPCX_STRAND_CMD, $r15) #endif // mmio context xbit $r10 $flags $p1 // direction or $r10 2 // first imm32($r11,0x500000) ld b32 $r12 D[$r0 + #gpc_id] shl b32 $r12 15 add b32 $r11 $r12 // base = NV_PGRAPH_GPCn ld b32 $r12 D[$r0 + #gpc_mmio_list_head] ld b32 $r13 D[$r0 + #gpc_mmio_list_tail] mov $r14 0 // not multi call(mmctx_xfer) // per-TPC mmio context xbit $r10 $flags $p1 // direction #if !NV_PGRAPH_GPCX_UNK__SIZE or $r10 4 // last #endif imm32($r11, 0x504000) ld b32 $r12 D[$r0 + #gpc_id] shl b32 $r12 15 add b32 $r11 $r12 // base = NV_PGRAPH_GPCn_TPC0 ld b32 $r12 D[$r0 + #tpc_mmio_list_head] ld b32 $r13 D[$r0 + #tpc_mmio_list_tail] ld b32 $r15 D[$r0 + #tpc_mask] mov $r14 0x800 // stride = 0x800 call(mmctx_xfer) #if NV_PGRAPH_GPCX_UNK__SIZE > 0 // per-UNK mmio context xbit $r10 $flags $p1 // direction or $r10 4 // last imm32($r11, 0x503000) ld b32 $r12 D[$r0 + #gpc_id] shl b32 $r12 15 add b32 $r11 $r12 // base = NV_PGRAPH_GPCn_UNK0 ld b32 $r12 D[$r0 + #unk_mmio_list_head] ld b32 $r13 D[$r0 + #unk_mmio_list_tail] ld b32 $r15 D[$r0 + #unk_mask] mov $r14 0x200 // stride = 0x200 call(mmctx_xfer) #endif // wait for strands to finish call(strand_wait) #if CHIPSET >= GM107 tpc_strand_wait() #endif // if load, or a save without a load following, do some // unknown stuff that's done after finishing a block of // strand commands bra $p1 #ctx_xfer_post bra not $p2 #ctx_xfer_done ctx_xfer_post: call(strand_post) #if CHIPSET >= GM107 tpc_strand_disable() #endif // mark completion in HUB's barrier ctx_xfer_done: call(hub_barrier_done) ret #endif |