Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/phy/phy-stm32-usbphyc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: STMicroelectronics STM32 USB HS PHY controller binding description: The STM32 USBPHYC block contains a dual port High Speed UTMI+ PHY and a UTMI switch. It controls PHY configuration and status, and the UTMI+ switch that selects either OTG or HOST controller for the second PHY port. It also sets PLL configuration. USBPHYC |_ PLL | |_ PHY port#1 _________________ HOST controller | __ | | / 1|________________| |_ PHY port#2 ----| |________________ | \_0| | |_ UTMI switch_______| OTG controller maintainers: - Amelie Delaunay <amelie.delaunay@st.com> properties: compatible: const: st,stm32mp1-usbphyc reg: maxItems: 1 clocks: maxItems: 1 resets: maxItems: 1 "#address-cells": const: 1 "#size-cells": const: 0 vdda1v1-supply: description: regulator providing 1V1 power supply to the PLL block vdda1v8-supply: description: regulator providing 1V8 power supply to the PLL block '#clock-cells': description: number of clock cells for ck_usbo_48m consumer const: 0 #Required child nodes: patternProperties: "^usb-phy@[0|1]$": type: object description: Each port the controller provides must be represented as a sub-node. properties: reg: description: phy port index. maxItems: 1 phy-supply: description: regulator providing 3V3 power supply to the PHY. "#phy-cells": enum: [ 0x0, 0x1 ] allOf: - if: properties: reg: const: 0 then: properties: "#phy-cells": const: 0 else: properties: "#phy-cells": const: 1 description: The value is used to select UTMI switch output. 0 for OTG controller and 1 for Host controller. required: - reg - phy-supply - "#phy-cells" additionalProperties: false required: - compatible - reg - clocks - "#address-cells" - "#size-cells" - vdda1v1-supply - vdda1v8-supply - usb-phy@0 - usb-phy@1 additionalProperties: false examples: - | #include <dt-bindings/clock/stm32mp1-clks.h> #include <dt-bindings/reset/stm32mp1-resets.h> usbphyc: usbphyc@5a006000 { compatible = "st,stm32mp1-usbphyc"; reg = <0x5a006000 0x1000>; clocks = <&rcc USBPHY_K>; resets = <&rcc USBPHY_R>; vdda1v1-supply = <®11>; vdda1v8-supply = <®18>; #address-cells = <1>; #size-cells = <0>; #clock-cells = <0>; usbphyc_port0: usb-phy@0 { reg = <0>; phy-supply = <&vdd_usb>; #phy-cells = <0>; }; usbphyc_port1: usb-phy@1 { reg = <1>; phy-supply = <&vdd_usb>; #phy-cells = <1>; }; }; ... |